### 21.3 A 65nm CMOS 1-to-10GHz Tunable Continuous-Time Low-pass Filter for High-Data-Rate Communications

Fawzi Houfaf^{1,2,3}, Mathieu Egot', Andreas Kaiser², Andreia Cathelin', Bram Nauta $^{\rm 3}$ 

<sup>1</sup>STMicroelectronics, Crolles, France <sup>2</sup>IEMN / ISEN, Lille, France <sup>3</sup>University of Twente, Enschede, The Netherlands

As of today, the highest cut-off frequency low-pass continuous-time analog filters are in the frequency band of 1 to 3GHz [2,4-6], targeting applications like UWB communications or hard disk drives. Nevertheless, bands much higher, of about 10GHz, are to be addressed in the near future. This paper demonstrates an active low-pass filter tunable from 1 to 10GHz in 65nm CMOS, which is to our knowledge the highest ever cutoff frequency reported.

In this work the Gm-C topology is adopted for its merits at high frequencies. In this technique, two critical parameters should be accounted for: the accuracy of the Q factors of the pole pairs (for correct transfer function) and parasitic capacitances (for maximal cut-off frequency). The former point is influenced by the phase shift of the integrators compounding the filter in the neighborhood of the filter's edge frequency. This phase error is due to two antagonistic effects which are the integrator's finite DC gain and its high-frequency poles/zeros. The gm-C integrator in Fig. 21.3.1 [1] performs a minimized phase shift due to the absence of internal nodes hence getting rid of high-frequency poles responsible for phase lead with respect to the ideal -90°, and a negative resistance technique boosting the DC gain which is responsible for phase lag. Due to the absence of internal nodes, the integrator's unity-gain frequency and DC gain can be tuned with V<sub>f</sub> and V<sub>q</sub>, respectively. In the early 90's, this method allowed achieving cutoff frequencies of 100MHz in 3µm CMOS, while here we investigate its limits in 65nm CMOS.

The gyrator synthesis method, starting from a doubly terminated LC-ladder prototype, is used for its simplicity, modularity and for gate-drain capacitances cancellation which otherwise would generate zeros responsible for additional integrator phase shift. The node B in Fig. 21.3.1 shows a voltage swing 1.8× higher than the other nodes, thus the 4 transconductors gm4, gm5, gm6 and gm7 are doubled and the capacitor is multiplied by 4. This allows halving the voltage peak at the internal node, keeping the C<sub>gd</sub> cancellation effect, and being able to absorb a parasitic capacitance 4× higher at this node compared with a non-scaled version. To compensate the 6dB inherent loss of a doubly terminated prototype and also by foreseeing some insertion loss due to process back-end, the input tranconductor is multiplied by 3 instead of the conventional factor of 2.

At the transconductor level and in order to minimize parasitic capacitances, the 4 inverters implementing common-mode feedback and negative resistance (inverters b, c) are dimensioned at the minimum size that still guarantees common-mode (CM) stability. CM stability for this filter topology requires to size the inverters such that (gmb+gmc)  $\geq 0.66$  gma. This theoretical limit (0.66) is verified by simulation; however, during the design a margin of 10% is taken into account. It should be noticed that traditionally in the transconductor gma~gmb~gmc, this means that our optimization allows more than 120% parasitics capacitance saving at each node which roughly doubles the highest achievable operation frequency and saves power. Also, shorted negative feedback transconductors for the same reason of reducing parasitic capacitance and power dissipation.

For the 3<sup>rd</sup>-order LPF as a rule of thumb, the integrator DC gain (or gm/go of a transconductor) needs to be ~100 and the effective parasitic pole has to be a factor of ~100 above the filter cutoff frequency. We aim here for 10GHz cutoff frequency so the effective parasitic pole of the transconductor should be in the range of 1THz. This requires extensive modeling and design of all parasitic effects, including non-quasi-static transistor modeling. At the complete layout level, extensive use of electromagnetic simulator is adopted, as each parasitic R,L,C effect has an important impact on the filter transfer function.

Minimizing the interconnect resistance and complying with electro-migration (EM) industrial reliability rules imposes the use of wide tracks and stacking of metallization layers. An optimized inverter structure is shown in Fig. 21.3.2 where a 3-pmos 2-nmos structure turned out to be the optimum from inductance minimization point of view. The PMOS and NMOS transistors are inter-

leaved to enhance even more EM reliability. Also, ground shielding techniques borrowed from electromagnetic compatibility engineering and a ground network has been adopted to allow electrons to pick their return path, naturally choosing the one which cancels out connection inductance at high frequencies.

All these layout techniques have the drawback of increasing the capacitive effects. We could however achieve a cutoff frequency of 10GHz at the typical supply voltage condition using only the parasitic capacitances for all the integration capacitances. Filter operation above 8GHz necessitates a tuning voltage V<sub>f</sub> >1.2V. It has nevertheless been carefully checked that no thin oxide device in the design is overpassing the reliability voltage breakdown limits on any junction.

For measurement sake, an inverter-based buffer is appended at the output of the filter, and an impedance matching network is plugged at the input and output. A reference path, including the same buffers and matching network is as well integrated on chip, in order to de-embed the filter transfer function. The chip micrograph is shown in Fig. 21.3.7; it occupies an active area of 0.01mm<sup>2</sup> in an LP 65nm CMOS.

Measurements show S-parameters that correspond exactly to the ideal passive LC prototype (see Fig. 21.3.3). The Q-tuning is performed manually, it shows 1dB gain, 1.2dB ripple, a notch is observed at around 8× the cutoff frequency probably due to a coupling between signal lines via dummy fillers which had not been completely extracted. Varying V<sub>f</sub> shows a large tuning range from 0.6 to 10GHz.

The filter measured performances are provided in Fig. 21.3.6 for several cut-off frequency operation modes, and are compared with relevant state-of-the-art. The IIP3 measurements are reported for the edge-of-the-band signal tones (25MHz spacing), while the noise measurements are performed over the filter pass-band using a wide-band instrumentation amplifier at the output. All the presented figures are de-embedded with respect to the input and output access elements by taking into account the additional measurements on the reference path.

The obtained measured performance in terms of noise and linearity, even at the record cut-off frequency of 10GHz, well outstands the existing state-of-the-art. The generic power per pole per Hz figure of merit permits to compare the different implementations. For the same energy efficiency as the work presented in [3], the presented work exhibits  $\sim 5 \times$  larger cut-off frequency for the same noise behavior and a edge-of-the-band IIP3 of 15dBc better. From an applicative perspective, in the case of 10GHz high-data-rate optical links, an SNR of 36dB is requested which the presented work out-performs with a margin of 9dB.

This paper has demonstrated the feasibility and robustness of up to 10GHz LP CT filters in deep submicron CMOS processes, with excellent noise and linearity behavior and with a continuous cut-off frequency tuning capability of over a decade.

#### Acknowledgments:

Special thanks go to C. Arnaud and P. Scheer from ST, D. Ducatteau and team from IEMN and G.Wienk from UTwente.

#### References:

[1] B. Nauta, "A CMOS Transconductance-C Filter Technique for Very High Frequencies," *IEEE J. Solid-State Circuits*, vol. 27, no. 2, pp. 142-153, February 1992.

[2] T. Terada, T. Yamawaki, M. Kokubo, and K. Nasu, "100-1000 MHz cutoff Frequency, 0-12 dB Boost Programmable Gm-C Filter with Digital Calibration for HDD Read Channel," *Proc. ESSCIRC*, pp. 108–111, September 2009.

[3] P. Wambacq, V. Giannini, K. Scheir, W. Van Thillo, and Y. Rolain, "A Fifthorder 880MHz/1.76GHz Active Lowpass Filter for 60GHz Communications in 40nm Digital CMOS," *Proc. ESSCIRC*, pp. 350-353, September 2010.

[4] D. Baranauskas, D. Zelenin, W. Bussmann, S. Elahmadi, J. Edwards, C. Gill, K. Tran, L. Linder, and H. Tan, "A 6th Order 1.6 to 3.2GHz Tunable Low-Pass Linear Phase g<sub>m</sub>-C filter for Fiber Optic Adaptive EDC Receivers," *IEEE RFIC Symposium*, pp. 495-498, June 2009.

[5] V. Saari, M. Kaltiokallio, S. Lindfors, J. Ryynanen, and K.A.I Halonen, "A 240-MHz Low-Pass Filter With Variable Gain in 65-nm CMOS for a UWB Radio Receiver," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 56, no. 7, pp.1488-1499, July 2009.

[6] J. Harrison and N. Weste, "A 500MHz CMOS Anti-Alias Filter using Feed-Forward Op-amps with Local Common-Mode Feedback," *ISSCC Dig. Tech. Papers*, pp. 132-133, February 2003.

# ISSCC 2012 / February 22, 2012 / 9:30 AM











Figure 21.3.5: Measured Total Harmonic Distortion at Fc/3 for Fc = 5, 8 and 10GHz.









| Parameter                         | This work<br>Fc=4.7GHz | This work<br>Fc=7.9GHz | This work<br>Fc=10GHz | [3]                  | [4]               | [5]          | [6]                |
|-----------------------------------|------------------------|------------------------|-----------------------|----------------------|-------------------|--------------|--------------------|
| Process                           | 65nm<br>CMOS           | 65nm CMOS              | 65nm CMOS             | 40nm CMOS            | 0.18µm SiGe       | 65nm<br>CMOS | 0.18µm<br>CMOS     |
| Vdd (V)                           | 1                      | 1.2                    | 1.4                   | 1.1                  | 3.3               | 1.2          | 1.8                |
| Topology                          | Gm-C                   | Gm-C                   | Gm-C                  | Sallen-Key<br>biquad | Gm-C              | Gm-C         | Active-RC          |
| Туре                              | Chebychev              | Chebychev              | Chebychev             | Butterworth          |                   | Chebyshev    | Elliptic           |
| Order                             | 3                      | 3                      | 3                     | 5                    | 6                 | 5            | 5                  |
| Fc -3dB (MHz)                     | 4700                   | 7900                   | 10000                 | 1760                 | 3000              | 275          | 500                |
| In-band gain (dB)                 | 2.7                    | 2                      | 1.3                   | 0                    |                   | 9 43         | 0                  |
| Input PSD<br>(nVrms/vHz)          | 6.61                   | 5.92                   | 5.02                  | 6                    | -                 | 7.8          | 18                 |
| In-band IIP3<br>(dBVp)            | -3                     | -2.5                   | -2                    | -18                  | -2.85             | -12.5        | 13.5               |
| THD @ xx Vpp diff<br>input        | -45dB@<br>160mVpp      | -45dB@<br>200mVpp      | -45dB@<br>264mVpp     |                      | -40dB @<br>0.9Vpp |              | -40dB @<br>1.73Vpp |
| SNR (dB)                          | 39                     | 42                     | 45                    |                      |                   |              |                    |
| Total Power (mW)                  | 19                     | 60                     | 140                   | 21                   | 300               | 36           | 90                 |
| Power per pole<br>per Hz (mW/GHz) | 1.34                   | 2.53                   | 4.66                  | 2.38                 | 16.66             | 26.18        | 36                 |
| Active area (mm <sup>2</sup> )    | 0.01                   | 0.01                   | 0.01                  | 0.0392               | 0.17              | 0.21         |                    |

Figure 21.3.6: Measured filter performances for several cut-off frequencies and comparison with state-of-the-art.

# **ISSCC 2012 PAPER CONTINUATIONS**

